MT6166 RF chip reference design data download

MT6166 RF Design Notice

Topic 
▪ MT6166 RF QVL Plan
▪ MT6166 VS MT6168 & MT6167
▪ MT6166 function block
▪ MT6166 reference circuit (TDD & Common part)
▪ Connections between MT6166 and MT6572(BB)/MT6323 (PMIC)
▪ MT6166/MT6572/MT6323 RF layout guide (TDD & Common part)
▪ RF Driver Modification (2G/TDD)
▪ MT6166 reference circuit (FDD part)
▪ MT6166/MT6572/MT6323 RF layout guide (FDD part)
▪ RF Driver Modification (FDD)
▪ TD & WCMDA co-PCB
▪ Wireless de-sense design guide

Introduction:

MT6166 Planned RF Components (QVL)

Recommended RF Components for MT6166

MT 6166 Transceiver RF Overview

Full multimode RF solution (gge/wcdma/tdscdma) via 3 gpp version 8
– SAW-less Quad-band support in GGE mode (GSM850/900/1800/1900)
– 3G-FDD bands support: Band 1,2 ,5,8.
– 3G-TDSCDMA bands support: Band 34,39,40

26 MHz internal DCXO or external VCTCXO operation (with integrated AFC DAC)
– Three low noise additional Clock Drivers for clocking connectivity / peripheral IC’s
– Ultra Low power 32KHz mode

RF calibration functions supporting key RX and TX specifications (Image rejection, LO feedthrough, DC offset)

RF Design Note –MT6166 Pin assignment

RF Design Note – MT6166 Ball Map

2G LB LNA input 为LB_RXP and LB_RXN, 2G HB and TD B34/B39 LNA input为HB_RXP and HB_RXN

Reference Circuit Schematic: MT6166 & peripheral components power

Bypass Cap should be put close to MT6166.
-- VRF18-1( 4 pins in MT6166) cap loading: 470nF X4 
-- VTCXO28-1 (2 pins in MT6166; 1 pin in BB DAC) cap loading: 470nFX 2 (MT6166)+ 100nF (BB) 
-- VIO18 (1 pins in MT6166 ; many pins in BB & others ) cap loading: 1uF
-- Note: Only design value  finalized Cap value will be updated later

Related Posts